register free | resend password


UltraSoC announces support for Western Digital RISC-V SweRV Core and OmniXtend cache-coherent interconnect

ID: 1546980
recent pressrelease next pressrelease

(businesspress24) - New CPU will support SSDs, flash controllers, and IoT applications

CAMBRIDGE, UK – 21 Feb 2019 - UltraSoC, the leading provider of embedded analytics for the RISC-V ecosystem, today announced full support within its embedded analytics architecture for Western Digital’s RISC-V SweRV Core™ and associated OmniXtend™ cache-coherent interconnect. The two companies have worked together to create a debug and on-chip analytics ecosystem that will support the requirements of both Western Digital’s internal development teams, and third parties choosing to adopt the SweRV Core for their own applications.

“Western Digital has proven to be a powerful driving force within the RISC-V ecosystem, with a visionary approach encompassing processors that are closely tailored to their target applications,” said Rupert Baines, UltraSoC CEO. “The SweRV concept is a compelling one, and we’re extremely proud to have been selected to support it at an early stage of its evolution.”

SweRV is an open source RISC-V core intended to accelerate development of open, purpose-built compute architectures for Big Data and Fast Data environments. Western Digital has taken an active role in helping to advance the RISC-V ecosystem, allowing it to create processors that are purpose-built for data-centric applications. Every storage product the company ships contains some kind of processor, and the company has committed to transitioning one billion of these cores to the RISC-V architecture.

UltraSoC launched the industry’s first – and still only – commercial RISC-V processor trace solution in June 2017, and is committed to supporting both standards-based and proprietary debug and analytics approaches. Trace functionality is a key tool for system developers, allowing the behavior of a program to be viewed in detail. UltraSoC’s embedded analytics technology is uniquely capable of supporting very powerful multicore system-on-chip (SoC) implementations, and enables seamless development and debug of systems containing multiple different types of processor: known as heterogeneous systems.



Western Digital's RISC-V SweRV Core is based on a two-way superscalar design, with a 32-bit, nine-stage pipeline core that allows several instructions to be loaded at once and execute simultaneously. It is a compact, in-order core and is expected to run at around 5 CoreMarks/Mhz. Its power-efficient design offers clock speeds of up to 1.8Ghz on a 28nm CMOS process technology. Open sourcing the core is expected to drive development of new data-centric applications such as Internet of Things (IoT), secure processing, industrial controls and more.



More information:
http://https://www.realwire.com/releases/UltraSoC-announces-support-for-Western-Digital-RISC-V-SweRV-Core



Keywords (optional):

ultrasoc, western-digital, risc, v, swerv, omnixtend,



Company information / Profile:

PressRelease by

PressContact / Agency:

Andy Gothard
andy.gothard(at)ultrasoc.com
+44 7768 082 044
Twitter: (at)ultrasoc



published by: RealWire
print pressrelease  pressrelease as PDF  send to a friend  

Date: 02/21/2019 - 15:46
Language: English
News-ID 1546980
Character count: 2711
Kontakt-Informationen:
Firma: RealWire
Ansprechpartner: Leah Wood Feedback to businesspress24.com about Pressrelease-id:
Stadt: Lincoln
Telefon: 1522883640

Meldungsart: bitte
Versandart: Veröffentlichung
Freigabedatum: 21/02/2019

Number of hits: 928

Linking-Tips:



Direct Link to this PressRelease:






We would appreciate a link in your News-, Press- or Partner-Site.

Comments on this PressRelease






All members: 9 432
Register today: 0
Register yesterday: 0
Members online: 0
Guests online: 99


Don't have an account yet? You can create one. As registered user you have some advantages like theme manager, comments configuration and post comments with your name.